Robust
Secure Scan Design Against Scan-Based
Differential
Cryptanalysis
Objective:
The objectives of this proposed architecture to design Robust Secure Scan Design countermeasure Against Scan-Based Differential
Cryptanalysis for compatible with the state-of-the-art design flow.
Existing system:
Existing technology Scan
chains have exploited to develop attacks on cryptographic hardware and steal
intellectual properties from the chip. This paper proposed a secured strategy
to test designs by inserting a certain number of inverters between randomly
selected scan cells. The security of the scheme has been analyzed. Two detailed
case studies of RC4 stream cipher and AES block cipher have been presented to
show that the proposed strategy prevents existing scan-based attacks in the
literature. The elegance of the scheme lies in its less hardware overhead.
Disadvantage:
- Ø It is not applicable in case that the secret key is hardware wired
- Ø The reset operation cannot clear and should not clear them
Proposed System:
A
robust secure scan (RSS) is proposed in this paper, in which a new kind of scan
flip-flop, called robust secure scan flip-flop (RSSF), is introduced from a
security aspect. By including such RSSFs into crypto cores, all the advantages
and simplicity of traditional scan test are preserved, and the security is
significantly improved with ignorable design and test overhead.
Advantages:
Ø The
security is significantly improved.
Application:
Ø Encryption
is used to (attempt to) ensure security
in communication
Ø Most
current secrecy systems for transmission use a private key system for
transforming transmitted information because it is the fastest method that
operates with reasonable assurance and low overhead.
No comments:
Post a Comment